The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit parallel output shift register with an initial state 01110. After three clock pulses, the register contains ________.
Options
A. 01110
B. 00001
C. 00101
D. 00110
Correct Answer
00101
Shift Registers problems
Search Results
1. To operate correctly, starting a ring shift counter requires:
Options
A. clearing all the flip-flops
B. presetting one flip-flop and clearing all others
C. clearing one flip-flop and presetting all others
Correct Answer: as a set of common connections for transfer of data
6. The bit sequence 10011100 is serially entered (right-most bit first) into an 8-bit parallel out shift register that is initially clear. What are the Q outputs after four clock pulses?
7. Assume that a 4-bit serial in/serial out shift register is initially clear. We wish to store the nibble 1100. What will be the 4-bit pattern after the second clock pulse? (Right-most bit first.)
9. The group of bits 10110111 is serially shifted (right-most bit first) into an 8-bit parallel output shift register with an initial state 11110000. After two clock pulses, the register contains ________.
Rivera HernГЎndez, S