logo

CuriousTab

CuriousTab

Discussion


Home Digital Electronics Counters Comments

  • Question
  • The ________ counter in the Altera library has controls that allow it to count up or down, and perform synchronous parallel load and asynchronous cascading.


  • Options
  • A. 74134
  • B. LPM
  • C. synchronous
  • D. AHDL

  • Correct Answer
  • LPM 


  • Counters problems


    Search Results


    • 1. A decade counter will count through decimal ________.

    • Options
    • A. 10
    • B. 9
    • C. 15
    • D. 0
    • Discuss
    • 2. In order to check the CLR function of a counter, ________.

    • Options
    • A. apply the active level to the CLR input and check all of the Q outputs to see if they are all in their reset state
    • B. ground the CLR input and check to be sure that all of the Q outputs are LOW
    • C. connect the CLR input to Vcc and check to see if all of the Q outputs are HIGH
    • D. connect the CLR to its correct active level while clocking the counter; check to make sure that all of the Q outputs are toggling
    • Discuss
    • 3. The circuit shown below is used for ________, and for the inputs shown, the DATA output will be ________.


    • Options
    • A. multiplexing, 1
    • B. parallel-to-serial conversion, 0
    • C. demultiplexing, 0
    • D. parallel-to-serial conversion, HIGH
    • Discuss
    • 4. The duty cycle of the most significant bit from a 4-bit (0?9) BCD counter is ________.

    • Options
    • A. 10%
    • B. 20%
    • C. 50%
    • D. 80%
    • Discuss
    • 5. A BCD counter has ________ states.

    • Options
    • A. 8
    • B. 9
    • C. 10
    • D. 11
    • Discuss
    • 6. A(n) ________ one-shot starts a pulse in response to a trigger and will restart the internal pulse timer every time a subsequent trigger edge occurs before the pulse is complete.

    • Options
    • A. non-retriggerable
    • B. retriggerable
    • C. high-level triggered
    • D. edge-triggered
    • Discuss
    • 7. It is a characteristic of ring counters that the ________ equal to the number of flip-flops in the register.

    • Options
    • A. number of invalid states is
    • B. number of CASE statements is
    • C. modulus is
    • D. other states are
    • Discuss
    • 8. An asynchronous binary up counter, made from a series of leading edge-triggered flip-flops, can be changed to a down counter by ________.

    • Options
    • A. taking the output on the other side of the flip-flops ( instead of Q)
    • B. clocking of each succeeding flip-flop from the other side ( instead of Q)
    • C. changing the flip-flops to trailing edge triggering
    • D. all of the above
    • Discuss
    • 9. A sequential circuit design is used to ________.

    • Options
    • A. count up
    • B. count down
    • C. decode an end count
    • D. count in a random order
    • Discuss
    • 10. ________ is the output frequency of the counter shown below.


    • Options
    • A. 4 MHz
    • B. 20 kHz
    • C. 210.5 kHz
    • D. 800 Hz
    • Discuss


    Comments

    There are no comments.

Enter a new Comment