logo

CuriousTab

CuriousTab

Discussion


Home Digital Electronics Integrated-Circuit Logic Families Comments

  • Question
  • The time it takes for a square wave to go from 10% to 90% of its voltage level is called propagation delay.


  • Options
  • A. True
  • B. False

  • Correct Answer
  • False 


  • Integrated-Circuit Logic Families problems


    Search Results


    • 1. Usually P-MOS and N-MOS circuits are identical with the exception of the voltage polarities.

    • Options
    • A. True
    • B. False
    • Discuss
    • 2. The TTL HIGH level source current is higher than the LOW level sinking current.

    • Options
    • A. True
    • B. False
    • Discuss
    • 3. CMOS stands for "complementary metal-oxide semiconductors" and the FETs are normally enhancement mode devices.

    • Options
    • A. True
    • B. False
    • Discuss
    • 4. The abbreviated designator for a HIGH input voltage is VIH.

    • Options
    • A. True
    • B. False
    • Discuss
    • 5. The major advantage of CMOS logic circuits over TTL is very low power consumption.

    • Options
    • A. True
    • B. False
    • Discuss
    • 6. A common means for measuring and comparing the overall performance of an IC family is the speed-power product.

    • Options
    • A. True
    • B. False
    • Discuss
    • 7. The noise margin for TTL is 0.8 V.

    • Options
    • A. True
    • B. False
    • Discuss
    • 8. The data sheet for the 74 series of TTL ICs shows that Vcc has a range of 4.5 V to 5.5 V.

    • Options
    • A. True
    • B. False
    • Discuss
    • 9. The dc noise margins calculated using the proper values from a standard TTL data sheet are the worst-case margins. The typical dc noise margins are usually somewhat higher.

    • Options
    • A. True
    • B. False
    • Discuss
    • 10. The logic family with the highest maximum clock frequency is HS-TTL.

    • Options
    • A. True
    • B. False
    • Discuss


    Comments

    There are no comments.

Enter a new Comment