logo

CuriousTab

CuriousTab

Discussion


Home Digital Electronics Counters Comments

  • Question
  • After 10 clock cycles, and assuming that the DATA input had returned to 0 following the storage sequence, what values would be stored in Q4, Q3, Q2, Q1, Q0 of the register in Figure 7-5?


  • Options
  • A. 0,1,0,1,1
  • B. 1,1,0,1,0
  • C. 1,0,1,0,1
  • D. 0,0,0,0,0

  • Correct Answer
  • 0,0,0,0,0 


  • Counters problems


    Search Results


    • 1. What type of device is shown below?


    • Options
    • A. 4-bit bidirectional universal shift register
    • B. Parallel in/parallel out shift register with bidirectional data flow
    • C. 2-way parallel in/serial out bidirectional register
    • D. 2-bit serial in/4-bit parallel out bidirectional shift register
    • Discuss
    • 2. Using four cascaded counters with a total of 16 bits, how many states must be deleted to achieve a modulus of 50,000?

    • Options
    • A. 50,000
    • B. 65,536
    • C. 25,536
    • D. 15,536
    • Discuss
    • 3. Four cascaded modulus-10 counters have an overall modulus of ________.

    • Options
    • A. 10
    • B. 100
    • C. 1,000
    • D. 10,000
    • Discuss
    • 4. A counter with a modulus of 16 acts as a ________.

    • Options
    • A. divide-by-8 counter
    • B. divide-by-16 counter
    • C. divide-by-32 counter
    • D. divide-by-64 counter
    • Discuss
    • 5. Which of the following is an invalid state in an 8421 BCD counter?

    • Options
    • A. 0011
    • B. 1001
    • C. 1000
    • D. 1100
    • Discuss
    • 6. A four-channel scope is used to check the counter in the figure given below. Are the displayed waveforms correct?


    • Options
    • A. Yes
    • B. No
    • Discuss
    • 7. Three cascaded modulus-5 counters have an overall modulus of ________.

    • Options
    • A. 5
    • B. 25
    • C. 125
    • D. 500
    • Discuss
    • 8. What function does the CTR DIV 8 circuit given below perform?


    • Options
    • A. It divides the clock frequency down to match the frequency of the serial data in.
    • B. The divide-by-8 counter is triggered by the control flip-flop and clock, which then allows the data output register to begin storing the input data. Once all eight data bits are stored in the data output register, the data output register and the divide-by-8 counter trigger the one-shot. The one-shot then begins the process all over again.
    • C. The divide-by-8 counter is used to verify that the parity bit is attached to the input data string.
    • D. It keeps track of the eight data bits, triggering the transfer of the data through the output register and the one-shot, which then resets the control flip-flop and divide-by-8 counter.
    • Discuss
    • 9. The designation means that the ________.

    • Options
    • A. up count is active-HIGH, the down count is active-LOW
    • B. up count is active-LOW, the down count is active-HIGH
    • C. up and down counts are both active-LOW
    • D. up and down counts are both active-HIGH
    • Discuss
    • 10. How many flip-flops are required to make a MOD-32 binary counter?

    • Options
    • A. 3
    • B. 45
    • C. 5
    • D. 6
    • Discuss


    Comments

    There are no comments.

Enter a new Comment